# **CBT3257A** # Quad 1-of-2 multiplexer/demultiplexer Rev. 02 — 4 July 2007 **Product data sheet** #### **General description** 1. The CBT3257A is a quad 1-of-2 high-speed TTL-compatible multiplexer/demultiplexer. The low ON-state resistance of the switch allows inputs to be connected to outputs without adding propagation delay or generating additional ground bounce noise. Output enable $(\overline{OE})$ and select-control (S) inputs select the appropriate nB1 and nB2 outputs for the nA input data. The CBT3257A is characterized for operation from -40 °C to +85 °C. #### 2. **Features** - $\blacksquare$ 5 $\Omega$ switch connection between two ports - TTL-compatible input levels - Minimal propagation delay through the switch - ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per JESD22-A115 and 1000 V CDM per JESD22-C101 - Latch-up testing is done to JEDEC standard JESD78 which exceeds 100 mA #### **Ordering information** 3. Table 1. Ordering information $T_{amb} = -40 \,^{\circ}C$ to +85 $^{\circ}C$ . | Type number | Topside | Package | | | | | | | | |-------------|-----------|-----------------------|----------------------------------------------------------------------------------------------|----------|--|--|--|--|--| | | mark | Name | Description | Version | | | | | | | CBT3257AD | CBT3257AD | SO16 | plastic small outline package; 16 leads; body width 3.9 mm | SOT109-1 | | | | | | | CBT3257ADB | 3257A | SSOP16 | plastic shrink small outline package;<br>16 leads; body width 5.3 mm | SOT338-1 | | | | | | | CBT3257ADS | CT3257A | SSOP16 <sup>[1]</sup> | plastic shrink small outline package;<br>16 leads; body width 3.9 mm;<br>lead pitch 0.635 mm | SOT519-1 | | | | | | | CBT3257APW | CT3257A | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 | | | | | | <sup>[1]</sup> Also known as QSOP16. # Quad 1-of-2 multiplexer/demultiplexer # 4. Functional diagram # 5. Pinning information # 5.1 Pinning # 5.2 Pin description Table 2. Pin description | Symbol | Pin | Description | |-------------------------------------------|-------------------------------|----------------------------| | S | 1 | select control input | | 1B1, 1B2, 2B1, 2B2,<br>3B1, 3B2, 4B1, 4B2 | 2, 3, 5, 6,<br>10, 11, 13, 14 | B outputs[1] | | 1A, 2A, 3A, 4A | 4, 7, 9, 12 | A inputs | | GND | 8 | ground (0 V) | | ŌĒ | 15 | output enable (active LOW) | | V <sub>CC</sub> | 16 | positive supply voltage | <sup>[1]</sup> B outputs are inputs if A inputs are outputs. ## Quad 1-of-2 multiplexer/demultiplexer # 6. Functional description Refer to Figure 1 "Logic diagram of CBT3257A (positive logic)". #### 6.1 Function table Table 3. Function selection $H = HIGH \ voltage \ level; \ L = LOW \ voltage \ level; \ X = Don't \ care.$ | • | | Function | |------|---|------------------| | ŌĒ S | | | | L | L | A port = B1 port | | L | Н | A port = B2 port | | Н | X | disconnect | # 7. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|-----------------------------------------------------|----------------------|-----------------|------|------| | $V_{CC}$ | supply voltage | | -0.5 | +7.0 | V | | $V_{I}$ | input voltage | | <u>[1]</u> –0.5 | +7.0 | V | | I <sub>CCC</sub> | continuous current through each $V_{CC}$ or GND pin | | - | 128 | mA | | I <sub>IK</sub> | input clamping current | V <sub>I</sub> < 0 V | - | -50 | mA | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | <sup>[1]</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed. # 8. Recommended operating conditions Table 5. Operating conditions All unused control inputs of the device must be held at $V_{CC}$ or GND to ensure proper device operation. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|--------------------------|-----------------------|-----|-----|-----|------| | $V_{CC}$ | supply voltage | | 4.5 | - | 5.5 | V | | $V_{IH}$ | HIGH-level input voltage | | 2.0 | - | - | V | | $V_{IL}$ | LOW-level input voltage | | - | - | 8.0 | V | | T <sub>amb</sub> | ambient temperature | operating in free-air | -40 | - | +85 | °C | ### Quad 1-of-2 multiplexer/demultiplexer # 9. Static characteristics Table 6. Static characteristics $T_{amb} = -40 \,^{\circ}C$ to +85 $^{\circ}C$ . | u | | | | | | | |-----------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|------|------| | Symbol | Parameter | Conditions | Min | Typ[1] | Max | Unit | | $V_{IK}$ | input clamping voltage | $V_{CC} = 4.5 \text{ V}; I_I = -18 \text{ mA}$ | - | - | -1.2 | V | | $V_{pass}$ | pass voltage | $V_I = V_{CC} = 5.0 \ V; \ I_O = -100 \ \mu A$ | 3.4 | 3.6 | 3.9 | V | | I <sub>LI</sub> | input leakage current | $V_{CC}$ = 5.5 V; $V_I$ = GND or 5.5 V | - | - | ±1 | μΑ | | I <sub>CC</sub> | supply current | $V_{CC}$ = 5.5 V; $I_O$ = 0 mA;<br>$V_I$ = $V_{CC}$ or GND | - | - | 3 | μΑ | | $\Delta I_{CC}$ | additional supply current | per input; $V_{CC}$ = 5.5 V; one input at 3.4 V, other inputs at $V_{CC}$ or GND | [2] _ | - | 2.5 | mA | | Cı | input capacitance | control pins; $V_I = 3 \text{ V or } 0 \text{ V}$ | - | 3.3 | - | pF | | $C_{io(off)}$ | off-state input/output capacitance | A port; $V_O = 3 \text{ V or } 0 \text{ V}$ ; $\overline{OE} = V_{CC}$ | - | 9.9 | - | pF | | | | 3.4 V, other inputs at $V_{CC}$ or GND control pins; $V_I = 3 \text{ V or } 0 \text{ V}$ - 3.3 A port; $V_O = 3 \text{ V or } 0 \text{ V}$ ; $\overline{OE} = V_{CC}$ - 9.9 B port; $V_O = 3 \text{ V or } 0 \text{ V}$ ; $\overline{OE} = V_{CC}$ - 6.4 $V_{CC} = 4.5 \text{ V}$ | - | pF | | | | R <sub>on</sub> | ON-state resistance | V <sub>CC</sub> = 4.5 V | [3] | | | | | | | $V_I = 0 \ V; \ I_I = 64 \ mA$ | - | 5 | 7 | Ω | | | | $V_{I} = 0 V; I_{I} = 30 mA$ | - | 5 | 7 | Ω | | | | $V_I = 2.4 \text{ V}; I_I = 15 \text{ mA}$ | - | 10 | 15 | Ω | | | | | | | | | <sup>[1]</sup> All typical values are measured at $V_{CC}$ = 5 V; $T_{amb}$ = 25 °C. # 10. Dynamic characteristics Table 7. Dynamic characteristics $T_{amb}$ = -40 °C to +85 °C; $V_{CC}$ = 5.0 V $\pm$ 0.5 V; $C_L$ = 50 pF; unless otherwise specified. | | | • • | • | | | | |------------------|-------------------|-------------------------------------------------------------|--------------------|-----|------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | t <sub>pd</sub> | propagation delay | from nA input to nBn output, or from nBn input to nA output | <u>[1]</u> - | - | 0.25 | ns | | | | from S input to nA output | <u>11</u> 1.6 | - | 5.0 | ns | | t <sub>en</sub> | enable time | from $\overline{\text{OE}}$ input to nA or nBn output | <sup>[2]</sup> 1.8 | - | 5.1 | ns | | | | from S input to nBn output | <sup>[2]</sup> 1.6 | - | 5.2 | ns | | t <sub>dis</sub> | disable time | from $\overline{\text{OE}}$ input to nA or nBn output | [3] 2.2 | - | 5.5 | ns | | | | from S input to nBn output | [ <u>3</u> ] 1.0 | - | 5.0 | ns | | | | | | | | | <sup>[1]</sup> This parameter is warranted but not production tested. The propagation delay is based on the RC time constant of the typical ON-state resistance of the switch and a load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>[2]</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than $V_{CC}$ or GND. <sup>[3]</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. ON-state resistance is determined by the lowest voltage of the two (A or B) terminals. <sup>[2]</sup> Output enable time to HIGH and LOW level. <sup>[3]</sup> Output disable time from HIGH and LOW level. ## Quad 1-of-2 multiplexer/demultiplexer ### 10.1 AC waveforms $V_I = GND$ to 3.0 V. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. Fig 6. Input to output propagation delays - (1) Waveform 1 is for an output with internal conditions such that the output is LOW except when disabled by the output control. - (2) Waveform 2 is for an output with internal conditions such that the output is HIGH except when disabled by the output control. Fig 7. 3-state output enable and disable times # Quad 1-of-2 multiplexer/demultiplexer # 11. Test information Test data are given in Table 8. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz; $Z_{o}$ = 50 $\Omega;$ $t_{f}$ $\leq$ 2.5 ns; $t_{f}$ $\leq$ 2.5 ns. The outputs are measured one at a time with one transition per measurement. $C_L$ = load capacitance includes jig and probe capacitance. R<sub>L</sub> = load resistance. Fig 8. Test circuit Table 8. Test data | Test | Load | Switch | | |-------------------------------------|----------------|----------------|------| | | C <sub>L</sub> | R <sub>L</sub> | | | t <sub>pd</sub> | 50 pF | 500 Ω | open | | t <sub>PLZ</sub> , t <sub>PZL</sub> | 50 pF | 500 Ω | 7 V | | t <sub>PHZ</sub> , t <sub>PZH</sub> | 50 pF | 500 Ω | open | # 12. Package outline #### SO16: plastic small outline package; 16 leads; body width 3.9 mm SOT109-1 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. 0.014 0.0075 0.38 0.15 | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | | |----------|--------|--------|-------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | PROJECTION | ISSUE DATE | | | SOT109-1 | 076E07 | MS-012 | | | <del>99-12-27</del><br>03-02-19 | | 0.228 0.016 0.020 Fig 9. Package outline SOT109-1 (SO16) 0.004 0.049 CBT3257A\_2 © NXP B.V. 2007. All rights reserved. SSOP16: plastic shrink small outline package; 16 leads; body width 5.3 mm SOT338-1 | - | | | | | | | | | | | | | | | | | | | | |---|------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------| | | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | | | mm | 2 | 0.21<br>0.05 | 1.80<br>1.65 | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 6.4<br>6.0 | 5.4<br>5.2 | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.00<br>0.55 | 8°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | |----------|-----|--------|-------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | PROJECTION | ISSUE DATE | | SOT338-1 | | MO-150 | | | <del>99-12-27</del><br>03-02-19 | Fig 10. Package outline SOT338-1 (SSOP16) SSOP16: plastic shrink small outline package; 16 leads; body width 3.9 mm; lead pitch 0.635 mm SOT519-1 #### Note 1. Plastic or metal protrusions of 0.2 mm maximum per side are not included. | | OUTLINE | | REFER | ENCES | | EUROPEAN | ISSUE DATE | | |---|----------|-----|-------|-------|---|------------|------------------------------------|--| | | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | | SOT519-1 | | | | | | <del>- 99-05-04-</del><br>03-02-18 | | | _ | | | | | • | | | | Fig 11. Package outline SOT519-1 (SSOP16) CBT3257A\_2 © NXP B.V. 2007. All rights reserved. TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm SOT403-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | С | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | q | ٧ | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------| | mm | 1.1 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06 | 8°<br>0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|-----|--------|----------|------------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT403-1 | | MO-153 | | | | <del>99-12-27</del><br>03-02-18 | | | • | • | • | • | | • | Fig 12. Package outline SOT403-1 (TSSOP16) # 13. Abbreviations Table 9. Abbreviations | Acronym | Description | |---------|-----------------------------| | CDM | Charged Device Model | | ESD | ElectroStatic Discharge | | HBM | Human Body Model | | MM | Machine Model | | PRR | Pulse Rate Repetition | | TTL | Transistor-Transistor Logic | # 14. Revision history # Table 10. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | | | | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|------------|--|--|--|--|--| | CBT3257A_2 | 20070704 | Product data sheet | - | CBT3257A_1 | | | | | | | Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity guidelines of<br/>NXP Semiconductors.</li> </ul> | | | | | | | | | | | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul> | | | | | | | | | | | <ul> <li><u>Table 1</u>: Topside marking changed for versions SOT338-1 and SOT403-1.</li> </ul> | | | | | | | | | | | <ul> <li>Soldering info</li> </ul> | rmation removed. | | | | | | | | | CBT3257A_1 | 20051027 | Product data sheet | - | - | | | | | | #### Quad 1-of-2 multiplexer/demultiplexer # 15. Legal information #### 15.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 15.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. ## 15.3 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. #### 15.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 16. Contact information For additional information, please visit: http://www.nxp.com For sales office addresses, send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> # Quad 1-of-2 multiplexer/demultiplexer # 17. Contents | 1 | General description 1 | |------|------------------------------------| | 2 | Features | | 3 | Ordering information | | 4 | Functional diagram 2 | | 5 | Pinning information 3 | | 5.1 | Pinning | | 5.2 | Pin description | | 6 | Functional description 4 | | 6.1 | Function table 4 | | 7 | Limiting values 4 | | 8 | Recommended operating conditions 4 | | 9 | Static characteristics 5 | | 10 | Dynamic characteristics 5 | | 10.1 | AC waveforms 6 | | 11 | Test information 7 | | 12 | Package outline 8 | | 13 | Abbreviations12 | | 14 | Revision history | | 15 | Legal information | | 15.1 | Data sheet status | | 15.2 | Definitions | | 15.3 | Disclaimers | | 15.4 | Trademarks13 | | 16 | Contact information | | 17 | Contents | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.